Application of Ferroelectric Domains in Nanometer Scale for High- Density Storage Devices

Author(s):  
Hyunjung Shin
2014 ◽  
Vol 2014 (DPC) ◽  
pp. 001380-001406
Author(s):  
Aubrey N. Beal ◽  
John Tatarchuk ◽  
Colin Stevens ◽  
Thomas Baginski ◽  
Michael Hamilton ◽  
...  

The need for integrated passive components which meet the stringent power system requirements imposed by increased data rates, signal path density and challenging power distribution network topologies in integrated systems yield diverse motivations for high density, miniaturized capacitors capable of quickly sourcing large quantities of current. These diverse motivations have led to the realization of high density capacitor structures through the means of several technologies. These structures have been evaluated as high-speed, energy storage devices and their respective fabrication technologies have been closely compared for matching integrated circuit speed and density increase, chip current requirements, low resistance, low leakage current, high capacitance and compatibility with relatively high frequencies of operation (~1GHz). These technologies include devices that utilize pn junctions, Schottky barriers, optimized surface area techniques and the utilization of high dielectric constant (high-K) materials, such as hafnium oxide, as a dielectric layer through the means of atomic layer deposition (ALD). The resulting devices were micro-machined, large surface area, thin, high-density capacitor technologies optimized as embedded passive devices for thin silicon interposers. This work outlines the design, fabrication, simulation and testing of each device revision using standard silicon microfabrication processes and silicon interposer technologies. Consequently, capacitive storage devices were micro-machined with geometries which maximize surface area and exhibit the capability of sourcing 100A of current with a response time greater than 100 A/nsec through the use of thin layered, ALD high-K materials. The simulation and testing of these devices show general agreement when subjected to a standard ring-down procedure. This paper provides descriptions and design challenges encountered during fabrication, testing and integration of these passive devices. In addition, potential device integration and implementation strategies for use in silicon interposers are also provided. The modification and revision of several device generations is documented showing increased device capacitance density, maximized current capabilities and minimized effects of series inductance and resistance. The resulting structures are thin, capacitive devices that may be micro-machined using industry standard Si MEMS processes and are compatible with Si interposer 3D technologies. The subsequent design processes allow integrated passive components to be attached beneath chips in order to maximize system area and minimize the chip real estate required for capacitive energy storage devices.


2013 ◽  
Vol 562-565 ◽  
pp. 996-1000
Author(s):  
Zhen Zhou ◽  
Zheng Fang Dong ◽  
Li Shuang Feng ◽  
Kun Bo Wang ◽  
Yin Zhou Zhi

SOI Ridge nanowire waveguide (RNW) has advantages of strong confinement of optical mode, low propagation loss, small bend radius and fully compatible with CMOS technique, etc. An ultra-compact Y-branch coupler based on SOI RNW was designed and fabricated. Based on the finite-difference beam propagation method (FD-BPM), key parameters of the coupler were analyzed. Then the device was fabricated by electron beam lithography (EBL) and inductively coupled plasma (ICP) reactive ion etching. Results showed that the propagation loss of RNW was 1.89 dB/mm, and the radiation loss of the coupler with branch angle of 30° was only 0.66 dB. Compared with traditional Y-branch coupler, the proposed structure were more promising for high density optical integrated circuits.


2011 ◽  
Vol 79 ◽  
pp. 304-308
Author(s):  
Wang Li

We reported our detailed investigation of the microstructure and surface chemistry of nanoporous black Si layers using transmission electron microscopy techniques such as HRTEM, EDS, and EELS. We found that a one-step nanoparticle-catalyzed liquid etch creates deep conical nanovoids. The cones provide the density-graded surface that suppresses reflection. The surface of the as-etched nanoporous black Si is an amorphous Si suboxide (SiOx) produced by the strongly oxidizing nanocatalyzed etch. The c-Si/suboxide interface is rough at the nanometer scale and contains a high density of point defects.


Sign in / Sign up

Export Citation Format

Share Document