scholarly journals Full-custom vs. standard-cell design flow - an adder case study

Author(s):  
H. Eriksson ◽  
P. Larsson-Edefors ◽  
T. Henriksson ◽  
C. Svensson
Author(s):  
Henrik Eriksson ◽  
Per Larsson-Edefors ◽  
Tomas Henriksson ◽  
Christer Svensson

10.29007/mbf3 ◽  
2018 ◽  
Author(s):  
Danilo Šijačić ◽  
Josep Balasch ◽  
Bohan Yang ◽  
Santosh Ghosh ◽  
Ingrid Verbauwhede

Models and tools developed by the semiconductor community have matured over decades of use. As a result, hardware simulations can yield highly accurate and easily automated pre-silicon estimates for e.g. timing and area figures. In this work we design, implement, and evaluate CASCADE, a framework that combines a largely automated full-stack standard-cell design flow with the state of the art techniques for side channel analysis. We show how it can be used to efficiently evaluate side channel leakage prior to chip manufacturing. Moreover, it is independent of the underlying countermeasure and it can be applied starting from the earliest stages of the design flow. Additionally, we provide experimental validation through assessment of the side channel security of representative cryptographic circuits. We discuss aspects related to the performance, scalability, and utility to the designers. In particular, we show that CASCADE can evaluate information leakage with 1 million simulated traces in less than 4 hours using a single desktop workstation, for a design larger than 100kGE.


Author(s):  
Sukanya Sagarika Meher ◽  
Jushya Ravi ◽  
Mustafa Eren Celik ◽  
Stephen Miller ◽  
Anubhav Sahu ◽  
...  

2009 ◽  
Vol 40 (12) ◽  
pp. 1726-1735 ◽  
Author(s):  
Benjamin Nicolle ◽  
Rami Khouri ◽  
Fabien Ferrero ◽  
William Tatinian ◽  
Lorenzo Carpineto ◽  
...  

2011 ◽  
Vol 18 (3) ◽  
pp. 397-406 ◽  
Author(s):  
Michele Conti ◽  
Denis Van Loo ◽  
Ferdinando Auricchio ◽  
Matthieu De Beule ◽  
Gianluca De Santis ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document