A 6.4-GS/s 10-b Time-Interleaved SAR ADC with Time-Skew Immune Sampling Network in 28-nm CMOS

2020 ◽  
Vol 29 (16) ◽  
pp. 2050264
Author(s):  
Ning Ding ◽  
Yusong Mu ◽  
Yuping Guo ◽  
Teng Chen ◽  
Yuchun Chang

This paper presents a 6.4-GS/s 16-way 10-bit time-interleaved (TI) SAR ADC for wideband wireless applications. A two-stage master–slave hierarchical sampling network, which is immune to the time skew of multi-phase clocks, is introduced to avoid the time-skew calibration for design simplicity and hardware efficiency. To perform low distortion and fast sampling at acceptable power consumption, a linearity- and energy efficiency-improved track-and-hold (T&H) buffer with current-feedback compensation scheme is proposed. Accompanied by its low-output-impedance feature, the buffer obtains adequate bandwidth which can cover the entire ADC Nyquist sampling range. Moreover, the split capacitor DAC combined with a novel nonbinary algorithm is adopted in single-channel ADC, enabling a shorter DAC settling time as well as less switching energy. Capacitor mismatch effect with related design trade-off is discussed and behavior models are built to evaluate the effect of capacitor mismatch on ENOB. An asynchronous self-triggered SAR logic is designed and optimized to minimize the delay on logic paths to match up the acceleration on DAC and comparator. With these proposed techniques, the 10-b sub-ADC achieves a 400-MHz conversion rate with only 3.5-mW power consumption. The circuit is designed and simulated in TSMC 28 HPC process and the results show that the overall ADC achieves 54.6-dB SNDR and 58.1-dB SFDR at Nyquist input while consuming 127-mW power from 1-V/1.5-V supply and achieving a Walden FoM of 45[Formula: see text]fJ/conv-step.

2021 ◽  
Author(s):  
Shravan Kumar Donthula ◽  
Supravat Debnath

This paper describes the implementation of a 4-channel, 10-bit, 1 GS/s time-interleaved analog to digital converter (TI-ADC) in 65nm CMOS technology. Each channel consists of interleaved T/H and ADC array operating at 250 MS/s, with each ADC array containing 14 timeinterleaved sub-ADCs. This configuration provides high sampling rate even though each subADC works at a moderate sampling rate. We have selected 10-bit successive approximation ADC (SAR ADC) as a sub-ADC, since this architecture is most suitable for low power and medium resolution. SAR ADC works on binary search algorithm, since it resolves 1-bit at a time. The target sampling rate was 20 MS/s in this design, however the sampling rate achieved is 15 MS/s. As a result, the 10-bit SAR ADC operates at 15 MS/s with power consumption of 560 μW at 1.2 V supply and achieves SNDR of 57 dB (i.e. ENOB 9.2 bits) near nyquist rate input. The resulting Figure of Merit (FoM) is 63.5 fJ/step. The achieved DNL and INL is +0.85\-0.9 LSB and +1\-1.1 LSB respectively. The 10-bit SAR ADC occupies an active area of 300 μm × 440 μm. The functionality of single channel TI-SAR ADC has been verified by simulation with input signal frequency of 33.2 MHz and clock frequency of 250 MHz. The desired SNDR of 59.3 dB has been achieved with power consumption of 11.6 mW. This results in a FoM value of 60 fJ/step.


2013 ◽  
Vol 11 ◽  
pp. 227-230
Author(s):  
J. Bialek ◽  
A. Wickmann ◽  
F. Ohnhaeuser ◽  
G. Fischer ◽  
R. Weigel ◽  
...  

Abstract. Successive approximation register (SAR) analog-to-digital Converters (ADC) are based on a capacitive digital-to-analog converter (CDAC) (McCreary and Gray, 1975). The capacitor mismatch in the capacitor array of the CDAC impacts the differential non-linearity (DNL) of the ADC directly. In order to achieve a transfer function without missing codes, trimming of the capacitor array becomes necessary for SAR ADCs with a resolution of more than 12 bit. This article introduces a novel digital approach for trimming. DNL measurements of an 18 bit SAR ADC show that digital trimming allows the same performance as analog trimming. Digital trimming however reduces the power consumption of the ADC, the die size and the required time for the production test.


Author(s):  
Wenning Jiang ◽  
Yan Zhu ◽  
Chi-Hang Chan ◽  
Boris Murmann ◽  
Rui Paulo Martins
Keyword(s):  
Sar Adc ◽  

Author(s):  
E. Janssen ◽  
K. Doris ◽  
A. Zanikopoulos ◽  
A. Murroni ◽  
G. van der Weide ◽  
...  
Keyword(s):  
Sar Adc ◽  

2013 ◽  
Vol 48 (8) ◽  
pp. 1783-1794 ◽  
Author(s):  
Si-Seng Wong ◽  
U-Fat Chio ◽  
Yan Zhu ◽  
Sai-Weng Sin ◽  
Seng-Pan U ◽  
...  

2017 ◽  
Vol 52 (10) ◽  
pp. 2712-2720 ◽  
Author(s):  
Takuji Miki ◽  
Toshiaki Ozeki ◽  
Jun-ichi Naka

Sign in / Sign up

Export Citation Format

Share Document