Hamming Code Generators using LTEx Module of Quantum-dot Cellular Automata

Author(s):  
Chiradeep Mukherjee ◽  
Saradindu Panda ◽  
Bansibadan Maji ◽  
Asish Kumar Mukhopadhyay

Technological advancements have witnessed rapid regression of Moore’s Law within the past few years. With rising demand for higher clocking speeds, CMOS has already started exhibiting threshold limitations. Reversible Logic has emerged as a suitable alternative with near zero heat dissipation attribute. Quantum Dot Cellular Automata (QCA) has adopted the concept of reversibility and emerged as a primitive tool for quantum architecture deigns with clocking near Terra-Hertz range. A plethora of quantum architectures based on QCA cells have been proposed till date. With rise of research on digital designs based on QCA, multiple literary proposals exist which realize digital designs incorporating QCA cells. This communication proposes a Hamming Code Generator-Checker architecture design using 4-dot-2-electron QCA cells. We employ an existing QCA based XOR gate literary proposal for designing the proposed architecture. Peer comparison with literary counterparts has proven our design to fare better with a gain of 60.6% in area.


2014 ◽  
Vol 2014 (1) ◽  
pp. 37-44 ◽  
Author(s):  
Arighna Sarkar ◽  
◽  
Debarka Mukhopadhyay ◽  

2020 ◽  
Vol 10 (4) ◽  
pp. 534-547
Author(s):  
Chiradeep Mukherjee ◽  
Saradindu Panda ◽  
Asish K. Mukhopadhyay ◽  
Bansibadan Maji

Background: The advancement of VLSI in the application of emerging nanotechnology explores quantum-dot cellular automata (QCA) which has got wide acceptance owing to its ultra-high operating speed, extremely low power dissipation with a considerable reduction in feature size. The QCA architectures are emerging as a potential alternative to the conventional complementary metal oxide semiconductor (CMOS) technology. Experimental: Since the register unit has a crucial role in digital data transfer between the electronic devices, such study leading to the design of cost-efficient and highly reliable QCA register is expected to be a prudent area of research. A thorough survey on the existing literature shows that the generic models of Serial-in Serial Out (SISO), Serial-in-Parallel-Out (SIPO), Parallel-In- Serial-Out (PISO) and Parallel-in-Parallel-Out (PIPO) registers are inadequate in terms of design parameters like effective area, delay, O-Cost, Costα, etc. Results: This work introduces a layered T gate for the design of the D flip flop (LTD unit), which can be broadly used in SISO, SIPO, PISO, and PIPO register designs. For detection and reporting of high susceptible errors and defects at the nanoscale, the reliability and defect tolerant analysis of LTD unit are also carried out in this work. The QCA design metrics for the general register layouts using LTD unit is modeled. Conclusion: Moreover, the cost metrics for the proposed LTD layouts are thoroughly studied to check the functional complexity, fabrication difficulty and irreversible power dissipation of QCA register layouts.


Author(s):  
Jayanta Pal ◽  
Amit Kumar Pramanik ◽  
Jyotirmoy Sil Sharma ◽  
Apu Kumar Saha ◽  
Bibhash Sen

Sign in / Sign up

Export Citation Format

Share Document