Cluster-based Simulated Annealing for Mapping Cores onto 2D Mesh Networks on Chip

Author(s):  
Zhonghai Lu ◽  
Lei Xia ◽  
Axel Jantsch
2018 ◽  
Vol 89 ◽  
pp. 84-94 ◽  
Author(s):  
Li Zhang ◽  
Xiaohang Wang ◽  
Yingtao Jiang ◽  
Mei Yang ◽  
Terrence Mak ◽  
...  

2008 ◽  
Vol 57 (9) ◽  
pp. 1202-1215 ◽  
Author(s):  
E. Cota ◽  
F.L. Kastensmidt ◽  
M. Cassel ◽  
M. Herve ◽  
P. Meirelles ◽  
...  

2018 ◽  
Vol 81 ◽  
pp. 123-136
Author(s):  
Maryam Rezaei-Ravari ◽  
Vahid Sattari-Naeini

2015 ◽  
Vol 15 (03n04) ◽  
pp. 1540006
Author(s):  
DAKUN ZHANG ◽  
GUOZHI SONG ◽  
KUNLIANG LIU ◽  
YONG MA ◽  
CHENGLONG ZHAO ◽  
...  

With the rapid development of integrated circuit manufacturing processes, poor system scalability has become a prominent problem for System on Chip (SoC).To solve the bottleneck problems such as global synchronization, network on chip Networks on Chip (NoC) has emerged as a new design to tackle the increasing communication demand among elements on chips. With the development of networks-on-chip, the research has expanded from two-dimensional to three-dimensional design, and 3D networks-on-chip is a combination of 3D integration technology and 2D networks-on-chips with the advantages of both to meet the development trend of diversified chip functions. This paper presents an improved floorplanning optimization algorithm based on simulated annealing algorithm (Comprehensive Improved Simulated Annealing, hereinafter referred to as CISA algorithm) to replace the original floorplanning optimization algorithm based on simulated annealing algorithm (Simulated Annealing, hereinafter referred to as SA algorithm) to make it more applicable to the three-dimensional network-on- chip simulation. This paper describes the CISA algorithm improvement ideas and uses it on an existing 3D network-on-chip simulator with a set of classical simulation tests. The results show that the proposed CISA algorithm is better than the original SA algorithm and it is more suitable for simulations of three-dimensional networks-on-chip, especially when dealing with large scale 3D NoC.


Sign in / Sign up

Export Citation Format

Share Document