Computer arithmetic and Verilog HDL fundamentals

2010 ◽  
Vol 47 (10) ◽  
pp. 47-5692-47-5692
Algorithms ◽  
2021 ◽  
Vol 14 (6) ◽  
pp. 176
Author(s):  
Wei Zhu ◽  
Xiaoyang Zeng

Applications have different preferences for caches, sometimes even within the different running phases. Caches with fixed parameters may compromise the performance of a system. To solve this problem, we propose a real-time adaptive reconfigurable cache based on the decision tree algorithm, which can optimize the average memory access time of cache without modifying the cache coherent protocol. By monitoring the application running state, the cache associativity is periodically tuned to the optimal cache associativity, which is determined by the decision tree model. This paper implements the proposed decision tree-based adaptive reconfigurable cache in the GEM5 simulator and designs the key modules using Verilog HDL. The simulation results show that the proposed decision tree-based adaptive reconfigurable cache reduces the average memory access time compared with other adaptive algorithms.


2012 ◽  
Vol 220-223 ◽  
pp. 2903-2907
Author(s):  
Xiu Juan Zhang ◽  
Jia Ming Luan ◽  
Li Na Ni

This paper introduces the design of PDF417 two-dimensional barcode digital watermarking system with SOPC chip EP2C70F896C6 made by Alters fully. Analyzed structure and working principle of the hardware and software. System used video conversion chip VGA of DE2-70 development board made by Terasic Technologies and PCI bus interface chip SD card, realized the barcode watermark control with Verilog HDL and C language common programming. The system has many merits such as high velocity, good commonality and low costs etc.


Sign in / Sign up

Export Citation Format

Share Document