scholarly journals A 1.8 V 18.13 MHz Inverter-Based On-Chip RC Oscillator with Flicker Noise Suppression Using Logic Transition Voltage Feedback

Electronics ◽  
2019 ◽  
Vol 8 (11) ◽  
pp. 1353
Author(s):  
Junsoo Ko ◽  
Minjae Lee

An inverter-based on-chip resistor capacitor (RC) oscillator with logic transition voltage (LTV) tracking feedback for circuit delay compensation is presented. In order to achieve good frequency stability, the proposed technique considers the entire inverter chain as a comparator block and changes the LTV to control the oscillation frequency. Furthermore, the negative feedback structure also reduces low-frequency offset phase noise. With a 1.8 V supply and at room temperature, the suggested oscillator operates at 18.13 MHz, consuming 245.7 μ W. Compared to the free-running case, the proposed technique reduces phase noise by 7.7 dB and 5.45 dB at 100 Hz and 1 kHz, respectively. The measured phase noise values are −60.09 dBc/Hz at 1 kHz with a figure of merit (FOM) of 151.35 dB/Hz, and −106.27 dBc/Hz at 100 KHz with an FOM of 157.53 dBc/Hz. The proposed oscillator occupies 0.056 mm2 in a standard 0.18 μ m CMOS process.

2019 ◽  
Vol 10 (1) ◽  
pp. 281 ◽  
Author(s):  
Jaesung Kim ◽  
Hyungseup Kim ◽  
Kwonsang Han ◽  
Donggeun You ◽  
Hyunwoo Heo ◽  
...  

This paper presents a low-noise multi-path operational amplifier for high-precision sensors. A chopper stabilization technique is applied to the amplifier to remove offset and flicker noise. A ripple reduction loop (RRL) is designed to remove the ripple generated in the process of up-modulating the flicker noise and offset. To cancel the notch in the overall transfer function due to the RRL operation, a multi-path architecture using both a low-frequency path (LFP) and high-frequency path (HFP) is implemented. The low frequency path amplifier is implemented using the chopper technique and the RRL. In the high-frequency path amplifier, a class-AB output stage is implemented to improve the power efficiency. The transfer functions of the LFP and HFP induce a first-order frequency response in the system through nested Miller compensation. The low-noise multi-path amplifier was fabricated using a 0.18 µm 1P6M complementary metal-oxide-semiconductor (CMOS) process. The power consumption of the proposed low-noise operational amplifier is 0.174 mW with a 1.8 V supply and an active area of 1.18 mm2. The proposed low-noise amplifier has a unit gain bandwidth (UGBW) of 3.16 MHz, an input referred noise of 11.8 nV/√Hz, and a noise efficiency factor (NEF) of 4.46.


Electronics ◽  
2021 ◽  
Vol 10 (13) ◽  
pp. 1516
Author(s):  
Shuai Cheng ◽  
Linhong Li ◽  
Niansong Mei ◽  
Zhaofeng Zhang

In this paper, a high gain 77-GHz receiver with a low noise figure (NF) was designed and implemented in a 40-nm CMOS process. With the purpose of making better use of active devices, an extra inductor, Ld, is adopted in the new neutralization technique. The three-stage differential low noise amplifier (LNA) using the proposed technique improves the voltage gain and reduces the NF. The receiver design utilizes an active double-balanced Gilbert mixer with a transformer coupling network between the transconductance stage and the switch stage. The flicker noise contribution from the switch MOS transistors is largely reduced due to the low DC current of the switch pairs. The LO signal is provided by an on-chip fundamental voltage-controlled oscillator (VCO) with a tuning range from 70.5 to 78.1 GHz. A conversion gain of 32 dB and a NF of 11.86 dB are achieved at 77 GHz by the designed receiver. The LNA as well as the mixer consume a total DC power of 33.2 mW and occupy a core size of 1 × 0.38 mm2.


2019 ◽  
Vol 29 (03) ◽  
pp. 2050035
Author(s):  
Jalil Mazloum ◽  
Samad Sheikhaei

In this paper, a novel circuit method is proposed to reduce 1/f3 (close-in) phase noise in a cross-coupled LC Voltage Control Oscillator (VCO) by suppressing flicker noise power of the tail transistor. Using an added resistor between drain and gate of the tail transistor, that works as a negative feedback, the tail transistor flicker noise is suppressed, and therefore, the 1/f3 output phase noise is reduced by 5.7[Formula: see text]dB. Also, the added resistor helps in better tail current shaping for phase noise reduction. The proposed oscillator is designed in a 0.18[Formula: see text][Formula: see text]m CMOS technology with 1.8[Formula: see text]V supply and 3.6[Formula: see text]mW power consumption. Post-layout simulations predict a phase noise of [Formula: see text][Formula: see text]dBc/Hz for the proposed oscillator at 100[Formula: see text]KHz offset from 3.1[Formula: see text]GHz carrier frequency. Mathematical analysis is included in the paper for confirmation of the phase noise performance enhancement. The Figure of Merit (FOM) of the proposed oscillator is 188.3 and 190.6[Formula: see text]dBc/Hz at 100[Formula: see text]KHz and 1[Formula: see text]MHz offsets, respectively.


Circuit World ◽  
2019 ◽  
Vol 46 (1) ◽  
pp. 32-41
Author(s):  
Deepak Balodi ◽  
Arunima Verma ◽  
Ananta Govindacharyulu Paravastu

Purpose The paper aims to present the novel design approach for a low power LC-voltage-controlled oscillators (VCO) design with low phase noise that too targeted at the most sought band of Bluetooth applications. Owing to their crucial role in a wide variety of modern applications, VCO and phase-locked loop (PLL) frequency synthesizers have been the subject of extensive research in recent years. In fact, VCO is one of the key components being used in a modern PLL to provide local frequency signal since a few decades. The complicated synthesizer requirements imposed by cellular phone applications have been a key driver for PLL research. Design/methodology/approach This paper first opted to present the recent developments on implemented techniques of LC-VCO designs in popular RF bands. An LC-VCO with a differential (cross-coupled) MOS structure is then presented which has aimed to compensate the losses of an on-chip inductor implemented in UMC’s 130 nm RF-CMOS process. The LC-VCO is finally targeted to embed onto the synthesizer chip, to address the narrowband (S-Band) applications where Bluetooth has been the most sought one. The stacked inductor topology has been adopted to get the benefit of its on-chip compatibility and low noise. The active differential architecture, which basically is a cross-coupled NMOS structure, has been then envisaged for the gain which counters the losses completely. Three major areas of LC-VCO design are considered and worked upon for the optimum design parameters, which includes Bluetooth coverage range of 2.410 GHz to 2.490 GHz, better linearity and high sensitivity and finally the most sought phase noise performance for an LC-VCO. Findings The work provides the complete design aspect of a novel LC-VCO design for low phase noise narrowband applications such as Bluetooth. Using tuned MOS varactor, in 130 nm-RF CMOS process, a high gain sensitivity of 194 MHz/Volt was obtained. Thus, the entire frequency range of 2415-2500 MHz for Bluetooth applications, supporting multiple standards from 3G to 5G, was covered by voltage tuning of 0.7-1.0 V. To achieve the low power dissipation, low bias (1.2 V) cross-coupled differential structure was adopted, which completely paid for the losses occurred in the LC resonator. The power dissipation comes out to be 8.56 mW which is a remarkably small value for such a high gain and low noise VCO. For the VCO frequencies in the presented LO-plan, the tank inductor was allowed to have a moderate value of inductance (8 nH), while maintaining a very high Q factor. The LC-VCO of the proposed LO-generator achieved extremely low phase noise of −140 dBc/Hz @ 1 MHz, as compared to the contemporary designs. Research limitations/implications Though a professional tool for inductor and circuit design (ADS-by Keysight Technologies) has been chosen, actual inductor and circuit implementation on silicon may still lead to various parasitic evolutions; therefore, one must have that margin pre-considered while finalizing the design and testing it. Practical implications The proposed LC-VCO architecture presented in this work shows low phase noise and wide tuning range with high gain sensitivity in S-Band, low power dissipation and narrowband nature of wireless applications. Originality/value The on-chip stacked inductor has uniquely been designed with the provided dimensions and other parameters. Though active design is in a conventional manner, its sizing and bias current selection are unique. The pool of results obtained completely preserves the originally to the full extent.


Sensors ◽  
2021 ◽  
Vol 21 (1) ◽  
pp. 316
Author(s):  
Cheol-Woo Kang ◽  
Hyunwon Moon ◽  
Jong-Ryul Yang

A voltage-controlled oscillator (VCO) is a key component to generate high-speed clock of mixed-mode circuits and local oscillation signals of the frequency conversion in wired and wireless application systems. In particular, the recent evolution of new high-speed wireless systems in the millimeter-wave frequency band calls for the implementation of the VCO with high oscillation frequency and low close-in phase noise. The effect of the flicker noise on the phase noise of the VCO should be minimized because the flicker noise dramatically increases as the deep-submicron complementary metal-oxide-semiconductor (CMOS) process is scaled down, and the flicker corner frequency also increases, up to several MHz, in the up-to-date CMOS process. The flicker noise induced by the current source is a major factor affecting the phase noise of the VCO. Switched-biasing techniques have been proposed to minimize the effect of the flicker noise at the output of the VCO with biasing AC-coupled signals at the current source of the VCO. Reviewing the advantages and disadvantages reported in the previous studies, it is analyzed which topology to implement the switched-biasing technique is advantageous for improving the performance of the CMOS VCOs.


2018 ◽  
Vol 27 (08) ◽  
pp. 1850117 ◽  
Author(s):  
Jili Zhang ◽  
Yu Li ◽  
Shengxi Diao ◽  
Xuefei Bai ◽  
Fujiang Lin

A PLL-based clock generator with an auto-calibration circuit is presented. The auto-calibration circuit employs an oscillator-based time-to-digital converter (TDC) to achieve a constant loop bandwidth and fast lock time. The TDC measures the operating frequency of [Formula: see text]-stage ring-VCO with a resolution of [Formula: see text] in a time period of [Formula: see text]. The measured frequency is utilized to calibrate loop bandwidth and VCO frequency. The clock generator is designed in 40[Formula: see text]nm CMOS process and operates from 1.2[Formula: see text]GHz to 3.6[Formula: see text]GHz with 8-phase outputs. The total lock time is less than 3[Formula: see text][Formula: see text]s including calibration and PLL closed-loop locking processes. Operating at 3.2[Formula: see text]GHz, the in-band phase noise is better than [Formula: see text][Formula: see text]dBc/Hz and root-mean square (RMS) jitter integrated from 10[Formula: see text]KHz to 100[Formula: see text]MHz is 2 ps. In the entire operating range, the RMS jitter and reference spur are better than 5.5[Formula: see text]ps and [Formula: see text][Formula: see text]dBc/Hz, respectively. The clock generator consumes only 3[Formula: see text]mW from 1.1[Formula: see text]V supply at high-frequency end and 1.6[Formula: see text]mW at low-frequency end. The active area is only 0.04[Formula: see text]mm2 including on-chip loop filter and auto-calibration circuits.


2012 ◽  
Vol 571 ◽  
pp. 185-189
Author(s):  
Chun Yan Cao ◽  
Shui Dong Xiong ◽  
Zheng Liang Hu ◽  
Yong Ming Hu

Double Rayleigh scattering (DRS) induces coherent noises in remotely interrogated optical fiber sensor systems especially when high coherence laser sources are used. Phase generation carried (PGC) technique has been used in optical fiber sensors to overcome bias induced signal fading and eliminated incoherent noises at low frequency. In this paper we demonstrated that PGC technique can also suppress DRS induced coherent noises. In an experimental setup with total 50-km input and output lead fibers, we achieved maximum 7dB of intensity noise suppression and maximum 10dB of phase noise suppression. With PGC technique, DRS induced phase noise has been suppressed to the sensor self-noise level.


2009 ◽  
Vol 7 ◽  
pp. 243-247 ◽  
Author(s):  
K. Hu ◽  
F. Herzel ◽  
J. C. Scheytt

Abstract. In this paper a low-power low-phase-noise voltage-controlled-oscillator (VCO) has been designed and, fabricated in 0.25 μm SiGe BiCMOS process. The resonator of the VCO is implemented with on-chip MIM capacitors and a single aluminum bondwire. A tail current filter is realized to suppress flicker noise up-conversion. The measured phase noise is −126.6 dBc/Hz at 1 MHz offset from a 7.8 GHz carrier. The figure of merit (FOM) of the VCO is −192.5 dBc/Hz and the VCO core consumes 4 mA from a 3.3 V power supply. To the best of our knowledge, this is the best FOM and the lowest phase noise for bondwire VCOs in the X-band. This VCO will be used for satellite communications.


Author(s):  
Fang YANG ◽  
Jun WANG ◽  
Jintao WANG ◽  
Jian SONG ◽  
Zhixing YANG

Sign in / Sign up

Export Citation Format

Share Document