processor design
Recently Published Documents


TOTAL DOCUMENTS

478
(FIVE YEARS 41)

H-INDEX

21
(FIVE YEARS 2)

2022 ◽  
Vol 120 ◽  
pp. 105356
Author(s):  
Lichen Feng ◽  
Liying Yang ◽  
Shubin Liu ◽  
Chenxi Han ◽  
Yueqi Zhang ◽  
...  
Keyword(s):  

2021 ◽  
Author(s):  
Yunrui Zhang ◽  
Zichao Guo ◽  
Jian Li ◽  
Fan Cai ◽  
Jianyang Zhou

2021 ◽  
Vol 5 (OOPSLA) ◽  
pp. 1-30
Author(s):  
Ziqiao Zhou ◽  
Michael K. Reiter

Noninterference measurement quantifies the secret information that might leak to an adversary from what the adversary can observe and influence about the computation. Static and high-fidelity noninterference measurement has been difficult to scale to complex computations, however. This paper scales a recent framework for noninterference measurement to the open-source RISC-V BOOM core as specified in Verilog, through three key innovations: logically characterizing the core’s execution incrementally, applying specific optimizations between each cycle; permitting information to be declassified, to focus leakage measurement to only secret information that cannot be inferred from the declassified information; and interpreting leakage measurements for the analyst in terms of simple rules that characterize when leakage occurs. Case studies on cache-based side channels generally, and on specific instances including Spectre attacks, show that the resulting toolchain, called DINoMe, effectively scales to this modern processor design.


Author(s):  
Sudia Sai Santosh ◽  
Tandyala Sai Swaroop ◽  
Tangudu Kavya ◽  
Ramesh Chinthala

2021 ◽  
Vol 1964 (6) ◽  
pp. 062042
Author(s):  
R. Mohanapriya ◽  
D. Vijendra Babu ◽  
S. SathishKumar ◽  
C. Sarala ◽  
E. Anjali ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document